III-V Heterostructure Tunnel Field-effect Transistor
Overview
Biotechnology
Affiliations
The tunnel field-effect transistor (TFET) is regarded as one of the most promising solid-state switches to overcome the power dissipation challenge in ultra-low power integrated circuits. TFETs take advantage of quantum mechanical tunneling hence exploit a different current control mechanism compared to standard MOSFETs. In this review, we describe state-of-the-art development of TFET both in terms of performances and of materials integration and we identify the main remaining technological challenges such as heterojunction defects and oxide/channel interface traps causing trap-assisted-tunneling (TAT). Mesa-structures, planar as well as vertical geometries are examined. Conductance slope analysis on InAs/GaSb nanowire tunnel diodes are reported, these two-terminal measurements can be relevant to investigate the tunneling behavior. A special focus is dedicated to III-V heterostructure TFET, as different groups have recently shown encouraging results achieving the predicted sub-thermionic low-voltage operation.
Review of Highly Mismatched III-V Heteroepitaxy Growth on (001) Silicon.
Du Y, Xu B, Wang G, Miao Y, Li B, Kong Z Nanomaterials (Basel). 2022; 12(5).
PMID: 35269230 PMC: 8912022. DOI: 10.3390/nano12050741.
Medina-Bailon C, Dutta T, Rezaei A, Nagy D, Adamu-Lema F, Georgiev V Micromachines (Basel). 2021; 12(6).
PMID: 34200658 PMC: 8230046. DOI: 10.3390/mi12060680.
Gate-Tunable Tunneling Transistor Based on a Thin Black Phosphorus-SnSe Heterostructure.
Na J, Kim Y, Smet J, Burghard M, Kern K ACS Appl Mater Interfaces. 2019; 11(23):20973-20978.
PMID: 31145585 PMC: 6750638. DOI: 10.1021/acsami.9b02589.
InGaAs FinFETs Directly Integrated on Silicon by Selective Growth in Oxide Cavities.
Convertino C, Zota C, Schmid H, Caimi D, Sousa M, Moselund K Materials (Basel). 2018; 12(1).
PMID: 30591676 PMC: 6337424. DOI: 10.3390/ma12010087.